Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
159102315 |
158931276 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
159102315 |
158931276 |
0 |
0 |
| T1 |
9474 |
9397 |
0 |
0 |
| T2 |
9445 |
9379 |
0 |
0 |
| T3 |
95958 |
95878 |
0 |
0 |
| T4 |
151786 |
147125 |
0 |
0 |
| T5 |
135665 |
135595 |
0 |
0 |
| T6 |
654282 |
654274 |
0 |
0 |
| T7 |
180530 |
178221 |
0 |
0 |
| T8 |
304115 |
302615 |
0 |
0 |
| T9 |
108685 |
108367 |
0 |
0 |
| T10 |
432074 |
431664 |
0 |
0 |