Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
211966548 |
211805427 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211966548 |
211805427 |
0 |
0 |
T1 |
411410 |
409596 |
0 |
0 |
T2 |
166571 |
166396 |
0 |
0 |
T3 |
94688 |
94616 |
0 |
0 |
T4 |
150023 |
149891 |
0 |
0 |
T5 |
17500 |
17342 |
0 |
0 |
T6 |
215743 |
215573 |
0 |
0 |
T7 |
141245 |
141099 |
0 |
0 |
T8 |
188670 |
186334 |
0 |
0 |
T9 |
355213 |
355080 |
0 |
0 |
T10 |
25698 |
25631 |
0 |
0 |