Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
178863481 |
178687889 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178863481 |
178687889 |
0 |
0 |
T1 |
106020 |
106011 |
0 |
0 |
T2 |
393346 |
393240 |
0 |
0 |
T3 |
124734 |
124600 |
0 |
0 |
T4 |
108614 |
108468 |
0 |
0 |
T5 |
404565 |
404377 |
0 |
0 |
T6 |
78342 |
78275 |
0 |
0 |
T7 |
245706 |
245553 |
0 |
0 |
T8 |
293826 |
291597 |
0 |
0 |
T9 |
33013 |
32891 |
0 |
0 |
T10 |
352964 |
352792 |
0 |
0 |