Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
198801613 |
198626048 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
198801613 |
198626048 |
0 |
0 |
| T1 |
212217 |
212136 |
0 |
0 |
| T2 |
77777 |
77715 |
0 |
0 |
| T3 |
369640 |
369480 |
0 |
0 |
| T4 |
267637 |
267627 |
0 |
0 |
| T5 |
73777 |
71414 |
0 |
0 |
| T6 |
227028 |
226823 |
0 |
0 |
| T7 |
255240 |
255120 |
0 |
0 |
| T8 |
111076 |
111026 |
0 |
0 |
| T9 |
28908 |
28843 |
0 |
0 |
| T10 |
437653 |
437370 |
0 |
0 |