Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
218670793 |
218496180 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
218670793 |
218496180 |
0 |
0 |
T1 |
206086 |
206020 |
0 |
0 |
T2 |
198506 |
198379 |
0 |
0 |
T3 |
140546 |
140398 |
0 |
0 |
T4 |
144542 |
144283 |
0 |
0 |
T5 |
333554 |
333383 |
0 |
0 |
T6 |
152917 |
152907 |
0 |
0 |
T7 |
922961 |
921167 |
0 |
0 |
T8 |
302090 |
301759 |
0 |
0 |
T9 |
100178 |
100042 |
0 |
0 |
T10 |
9686 |
9596 |
0 |
0 |