Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
188058987 |
187880996 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
188058987 |
187880996 |
0 |
0 |
| T1 |
61731 |
61662 |
0 |
0 |
| T2 |
122069 |
122016 |
0 |
0 |
| T3 |
244753 |
244596 |
0 |
0 |
| T4 |
154411 |
154342 |
0 |
0 |
| T5 |
345510 |
345372 |
0 |
0 |
| T6 |
106900 |
106845 |
0 |
0 |
| T7 |
283186 |
282667 |
0 |
0 |
| T8 |
26348 |
26204 |
0 |
0 |
| T9 |
364567 |
364545 |
0 |
0 |
| T10 |
214243 |
214150 |
0 |
0 |