Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
162476028 |
162306305 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162476028 |
162306305 |
0 |
0 |
T1 |
155636 |
155543 |
0 |
0 |
T2 |
142037 |
141982 |
0 |
0 |
T3 |
115967 |
114486 |
0 |
0 |
T4 |
158992 |
158703 |
0 |
0 |
T5 |
181777 |
181643 |
0 |
0 |
T6 |
173340 |
170956 |
0 |
0 |
T7 |
426576 |
426405 |
0 |
0 |
T8 |
358975 |
358838 |
0 |
0 |
T9 |
173251 |
173156 |
0 |
0 |
T10 |
8486 |
8426 |
0 |
0 |