Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
163831885 |
163656156 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163831885 |
163656156 |
0 |
0 |
T1 |
172925 |
172828 |
0 |
0 |
T2 |
108320 |
108163 |
0 |
0 |
T3 |
167949 |
167879 |
0 |
0 |
T4 |
221102 |
220823 |
0 |
0 |
T5 |
814002 |
813576 |
0 |
0 |
T6 |
20860 |
20780 |
0 |
0 |
T7 |
376605 |
376471 |
0 |
0 |
T8 |
142090 |
142015 |
0 |
0 |
T9 |
153255 |
153107 |
0 |
0 |
T10 |
285707 |
285379 |
0 |
0 |