Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
165590701 |
165409235 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
165590701 |
165409235 |
0 |
0 |
| T1 |
823252 |
819811 |
0 |
0 |
| T2 |
229519 |
229351 |
0 |
0 |
| T3 |
230832 |
230652 |
0 |
0 |
| T4 |
62190 |
62091 |
0 |
0 |
| T5 |
185905 |
185845 |
0 |
0 |
| T6 |
257250 |
257081 |
0 |
0 |
| T7 |
13869 |
11572 |
0 |
0 |
| T8 |
296787 |
296663 |
0 |
0 |
| T9 |
209554 |
209376 |
0 |
0 |
| T10 |
73825 |
73688 |
0 |
0 |