Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
183906100 |
183728849 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183906100 |
183728849 |
0 |
0 |
T1 |
721337 |
720903 |
0 |
0 |
T2 |
161805 |
161754 |
0 |
0 |
T3 |
388309 |
388156 |
0 |
0 |
T4 |
350262 |
350252 |
0 |
0 |
T5 |
81834 |
81681 |
0 |
0 |
T6 |
8415 |
8334 |
0 |
0 |
T7 |
16712 |
16560 |
0 |
0 |
T8 |
136456 |
136365 |
0 |
0 |
T9 |
199187 |
199168 |
0 |
0 |
T10 |
164124 |
164002 |
0 |
0 |