Line Coverage for Module :
prim_rom_adv
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 40 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 43 |
1 |
1 |
Branch Coverage for Module :
prim_rom_adv
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
40 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 40 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_rom_adv
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
noXOnCsI |
183906100 |
183906100 |
0 |
0 |
noXOnCsI
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
183906100 |
183906100 |
0 |
0 |
| T1 |
721337 |
721337 |
0 |
0 |
| T2 |
161805 |
161805 |
0 |
0 |
| T3 |
388309 |
388309 |
0 |
0 |
| T4 |
350262 |
350262 |
0 |
0 |
| T5 |
81834 |
81834 |
0 |
0 |
| T6 |
8415 |
8415 |
0 |
0 |
| T7 |
16712 |
16712 |
0 |
0 |
| T8 |
136456 |
136456 |
0 |
0 |
| T9 |
199187 |
199187 |
0 |
0 |
| T10 |
164124 |
164124 |
0 |
0 |