Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
185475583 |
185307285 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
185475583 |
185307285 |
0 |
0 |
T1 |
8323 |
8258 |
0 |
0 |
T2 |
32271 |
32212 |
0 |
0 |
T3 |
181214 |
181128 |
0 |
0 |
T4 |
116986 |
116835 |
0 |
0 |
T5 |
840353 |
839942 |
0 |
0 |
T6 |
18198 |
18071 |
0 |
0 |
T7 |
311206 |
311060 |
0 |
0 |
T8 |
42285 |
42219 |
0 |
0 |
T9 |
547963 |
547621 |
0 |
0 |
T10 |
213073 |
212987 |
0 |
0 |