Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
196998869 |
196831657 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196998869 |
196831657 |
0 |
0 |
T1 |
418591 |
418402 |
0 |
0 |
T2 |
19801 |
19662 |
0 |
0 |
T3 |
171193 |
171060 |
0 |
0 |
T4 |
160593 |
160509 |
0 |
0 |
T5 |
10745 |
10668 |
0 |
0 |
T6 |
157941 |
157757 |
0 |
0 |
T7 |
318319 |
318077 |
0 |
0 |
T8 |
8347 |
8261 |
0 |
0 |
T9 |
8537 |
8472 |
0 |
0 |
T10 |
387876 |
387732 |
0 |
0 |