Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
195866140 |
195696753 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
195866140 |
195696753 |
0 |
0 |
| T1 |
197108 |
196932 |
0 |
0 |
| T2 |
291562 |
291296 |
0 |
0 |
| T3 |
156982 |
156836 |
0 |
0 |
| T4 |
179341 |
179089 |
0 |
0 |
| T5 |
28908 |
28821 |
0 |
0 |
| T6 |
153641 |
153201 |
0 |
0 |
| T7 |
9655 |
9593 |
0 |
0 |
| T8 |
318194 |
318052 |
0 |
0 |
| T9 |
20311 |
19860 |
0 |
0 |
| T10 |
196590 |
196428 |
0 |
0 |