Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
186217347 |
186036311 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
186217347 |
186036311 |
0 |
0 |
T1 |
413196 |
413011 |
0 |
0 |
T2 |
8541 |
8484 |
0 |
0 |
T3 |
8547 |
8474 |
0 |
0 |
T4 |
152987 |
152933 |
0 |
0 |
T5 |
162014 |
161794 |
0 |
0 |
T6 |
119908 |
119824 |
0 |
0 |
T7 |
506757 |
506451 |
0 |
0 |
T8 |
247267 |
247159 |
0 |
0 |
T9 |
166541 |
166460 |
0 |
0 |
T10 |
206290 |
206240 |
0 |
0 |