Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
198738683 |
198562221 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198738683 |
198562221 |
0 |
0 |
T1 |
141475 |
141465 |
0 |
0 |
T2 |
425077 |
424767 |
0 |
0 |
T3 |
342641 |
342489 |
0 |
0 |
T4 |
192982 |
192886 |
0 |
0 |
T5 |
598074 |
596256 |
0 |
0 |
T6 |
121896 |
121887 |
0 |
0 |
T7 |
323895 |
323738 |
0 |
0 |
T8 |
363508 |
363359 |
0 |
0 |
T9 |
253984 |
253847 |
0 |
0 |
T10 |
143784 |
143727 |
0 |
0 |