Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
185424538 |
185262379 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
185424538 |
185262379 |
0 |
0 |
T1 |
16589 |
16482 |
0 |
0 |
T2 |
126351 |
126274 |
0 |
0 |
T3 |
273850 |
273537 |
0 |
0 |
T4 |
27219 |
26930 |
0 |
0 |
T5 |
106956 |
106916 |
0 |
0 |
T6 |
188146 |
188052 |
0 |
0 |
T7 |
376760 |
376655 |
0 |
0 |
T8 |
9729 |
9445 |
0 |
0 |
T9 |
9138 |
9061 |
0 |
0 |
T10 |
311388 |
311145 |
0 |
0 |