Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
205557439 |
205384315 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205557439 |
205384315 |
0 |
0 |
T1 |
225840 |
225818 |
0 |
0 |
T2 |
198457 |
198397 |
0 |
0 |
T3 |
484149 |
484136 |
0 |
0 |
T4 |
9828 |
9767 |
0 |
0 |
T5 |
17441 |
17259 |
0 |
0 |
T6 |
36971 |
36892 |
0 |
0 |
T7 |
133467 |
133313 |
0 |
0 |
T8 |
9120 |
9040 |
0 |
0 |
T9 |
203875 |
203705 |
0 |
0 |
T10 |
175616 |
173273 |
0 |
0 |