Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
186009805 |
185834060 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
186009805 |
185834060 |
0 |
0 |
| T1 |
560125 |
559692 |
0 |
0 |
| T2 |
145971 |
145889 |
0 |
0 |
| T3 |
8493 |
8429 |
0 |
0 |
| T4 |
194208 |
194143 |
0 |
0 |
| T5 |
37059 |
36962 |
0 |
0 |
| T6 |
259676 |
259525 |
0 |
0 |
| T7 |
16633 |
16487 |
0 |
0 |
| T8 |
249081 |
248955 |
0 |
0 |
| T9 |
16697 |
16560 |
0 |
0 |
| T10 |
213472 |
213251 |
0 |
0 |