Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
170514885 |
170332436 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
170514885 |
170332436 |
0 |
0 |
| T1 |
280633 |
280456 |
0 |
0 |
| T2 |
204515 |
204429 |
0 |
0 |
| T3 |
16629 |
16484 |
0 |
0 |
| T4 |
417776 |
417765 |
0 |
0 |
| T5 |
480795 |
480363 |
0 |
0 |
| T6 |
61649 |
61588 |
0 |
0 |
| T7 |
411205 |
411103 |
0 |
0 |
| T8 |
103177 |
103126 |
0 |
0 |
| T9 |
79319 |
79241 |
0 |
0 |
| T10 |
304532 |
304425 |
0 |
0 |