Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rom_ctrl_regs_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_rom_ctrl_csr_assert_0/rom_ctrl_regs_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.rom_ctrl_regs_csr_assert 100.00 100.00



Module Instance : tb.dut.rom_ctrl_regs_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.05 100.00 98.28 97.26 100.00 69.70 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : rom_ctrl_regs_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 214206354 2000737 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 214206354 2000737 0 0
T20 347575 105163 0 0
T21 524650 172352 0 0
T22 0 32365 0 0
T38 158848 0 0 0
T50 0 190767 0 0
T51 0 178002 0 0
T52 0 83642 0 0
T53 0 51892 0 0
T54 0 72391 0 0
T55 0 109523 0 0
T56 0 350291 0 0
T57 84222 0 0 0
T58 194892 0 0 0
T59 205340 0 0 0
T60 47989 0 0 0
T61 9863 0 0 0
T62 618701 0 0 0
T63 211745 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%