Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
195174460 |
195005100 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195174460 |
195005100 |
0 |
0 |
T1 |
153547 |
151342 |
0 |
0 |
T2 |
330202 |
330026 |
0 |
0 |
T3 |
754350 |
753931 |
0 |
0 |
T4 |
214653 |
214602 |
0 |
0 |
T5 |
156824 |
156702 |
0 |
0 |
T6 |
164323 |
164265 |
0 |
0 |
T7 |
100664 |
100513 |
0 |
0 |
T8 |
377281 |
377153 |
0 |
0 |
T9 |
18005 |
17862 |
0 |
0 |
T10 |
288562 |
288448 |
0 |
0 |