Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
202441953 |
202262184 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
202441953 |
202262184 |
0 |
0 |
| T1 |
50323 |
50232 |
0 |
0 |
| T2 |
150150 |
149827 |
0 |
0 |
| T3 |
601119 |
601109 |
0 |
0 |
| T4 |
115062 |
114910 |
0 |
0 |
| T5 |
605801 |
605491 |
0 |
0 |
| T6 |
26729 |
26574 |
0 |
0 |
| T7 |
295922 |
295757 |
0 |
0 |
| T8 |
859043 |
858716 |
0 |
0 |
| T9 |
116820 |
116740 |
0 |
0 |
| T10 |
18349 |
18217 |
0 |
0 |