Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
209682828 |
209509955 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209682828 |
209509955 |
0 |
0 |
T1 |
114013 |
113919 |
0 |
0 |
T2 |
569262 |
569241 |
0 |
0 |
T3 |
134719 |
132158 |
0 |
0 |
T4 |
285298 |
284896 |
0 |
0 |
T5 |
54676 |
54598 |
0 |
0 |
T6 |
66139 |
65987 |
0 |
0 |
T7 |
173579 |
171322 |
0 |
0 |
T8 |
458277 |
457910 |
0 |
0 |
T9 |
337102 |
336809 |
0 |
0 |
T10 |
968811 |
966336 |
0 |
0 |