Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
153312223 |
153134609 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153312223 |
153134609 |
0 |
0 |
T1 |
12768 |
12707 |
0 |
0 |
T2 |
222034 |
221899 |
0 |
0 |
T3 |
9212 |
9136 |
0 |
0 |
T4 |
107496 |
106106 |
0 |
0 |
T5 |
139812 |
139734 |
0 |
0 |
T6 |
203245 |
203167 |
0 |
0 |
T7 |
8555 |
8472 |
0 |
0 |
T8 |
111510 |
111430 |
0 |
0 |
T9 |
37683 |
37625 |
0 |
0 |
T10 |
49730 |
49632 |
0 |
0 |