Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
181264127 |
181092249 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181264127 |
181092249 |
0 |
0 |
T1 |
29659 |
29609 |
0 |
0 |
T2 |
126774 |
126438 |
0 |
0 |
T3 |
53992 |
53894 |
0 |
0 |
T4 |
231011 |
230844 |
0 |
0 |
T5 |
854555 |
854542 |
0 |
0 |
T6 |
255489 |
255317 |
0 |
0 |
T7 |
361613 |
361478 |
0 |
0 |
T8 |
372255 |
372081 |
0 |
0 |
T9 |
164964 |
164895 |
0 |
0 |
T10 |
322382 |
322232 |
0 |
0 |