Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
218908343 |
218729220 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
218908343 |
218729220 |
0 |
0 |
T1 |
358338 |
356345 |
0 |
0 |
T2 |
113796 |
113725 |
0 |
0 |
T3 |
57695 |
57542 |
0 |
0 |
T4 |
198031 |
197861 |
0 |
0 |
T5 |
9607 |
9521 |
0 |
0 |
T6 |
163634 |
163471 |
0 |
0 |
T7 |
880787 |
880665 |
0 |
0 |
T8 |
465928 |
465546 |
0 |
0 |
T9 |
262316 |
262177 |
0 |
0 |
T10 |
88683 |
87310 |
0 |
0 |