Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
201029921 |
200852035 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201029921 |
200852035 |
0 |
0 |
T1 |
188689 |
188616 |
0 |
0 |
T2 |
149313 |
149070 |
0 |
0 |
T3 |
28531 |
26053 |
0 |
0 |
T4 |
158370 |
158108 |
0 |
0 |
T5 |
285212 |
284915 |
0 |
0 |
T6 |
644481 |
643942 |
0 |
0 |
T7 |
271184 |
271017 |
0 |
0 |
T8 |
510334 |
510063 |
0 |
0 |
T9 |
337168 |
337042 |
0 |
0 |
T10 |
41327 |
41263 |
0 |
0 |