Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
161563965 |
161384935 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161563965 |
161384935 |
0 |
0 |
T1 |
607484 |
607103 |
0 |
0 |
T2 |
18397 |
18273 |
0 |
0 |
T3 |
50348 |
50202 |
0 |
0 |
T4 |
99278 |
99070 |
0 |
0 |
T5 |
280713 |
280529 |
0 |
0 |
T6 |
99478 |
99425 |
0 |
0 |
T7 |
299241 |
298837 |
0 |
0 |
T8 |
146039 |
145844 |
0 |
0 |
T9 |
120716 |
120656 |
0 |
0 |
T10 |
244403 |
244221 |
0 |
0 |