Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
198010811 |
197833988 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198010811 |
197833988 |
0 |
0 |
T1 |
133009 |
131428 |
0 |
0 |
T2 |
258204 |
257899 |
0 |
0 |
T3 |
259396 |
255857 |
0 |
0 |
T4 |
148436 |
148337 |
0 |
0 |
T5 |
303909 |
303747 |
0 |
0 |
T6 |
123209 |
123146 |
0 |
0 |
T7 |
131518 |
131446 |
0 |
0 |
T8 |
195282 |
195206 |
0 |
0 |
T9 |
49427 |
49328 |
0 |
0 |
T10 |
195820 |
195670 |
0 |
0 |