Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
199079344 |
198897491 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
199079344 |
198897491 |
0 |
0 |
| T1 |
118791 |
118725 |
0 |
0 |
| T2 |
157081 |
156845 |
0 |
0 |
| T3 |
330569 |
330314 |
0 |
0 |
| T4 |
8316 |
8256 |
0 |
0 |
| T5 |
174066 |
173969 |
0 |
0 |
| T6 |
83545 |
83387 |
0 |
0 |
| T7 |
9748 |
9649 |
0 |
0 |
| T8 |
9341 |
9275 |
0 |
0 |
| T9 |
16848 |
16707 |
0 |
0 |
| T10 |
24857 |
24797 |
0 |
0 |