Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
190024644 |
189848461 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
190024644 |
189848461 |
0 |
0 |
T1 |
17909 |
17790 |
0 |
0 |
T2 |
305168 |
304977 |
0 |
0 |
T3 |
351837 |
351565 |
0 |
0 |
T4 |
50262 |
48030 |
0 |
0 |
T5 |
190385 |
190293 |
0 |
0 |
T6 |
375562 |
375429 |
0 |
0 |
T7 |
153659 |
153518 |
0 |
0 |
T8 |
10490 |
10341 |
0 |
0 |
T9 |
518273 |
517806 |
0 |
0 |
T10 |
138544 |
138221 |
0 |
0 |