Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
190682976 |
190504183 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
190682976 |
190504183 |
0 |
0 |
| T1 |
180695 |
180610 |
0 |
0 |
| T2 |
180742 |
180646 |
0 |
0 |
| T3 |
21336 |
21278 |
0 |
0 |
| T4 |
17877 |
17743 |
0 |
0 |
| T5 |
170279 |
170158 |
0 |
0 |
| T6 |
173069 |
172986 |
0 |
0 |
| T7 |
106870 |
106708 |
0 |
0 |
| T8 |
16646 |
16476 |
0 |
0 |
| T9 |
72398 |
72171 |
0 |
0 |
| T10 |
206053 |
205864 |
0 |
0 |