Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
184890363 |
184720652 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184890363 |
184720652 |
0 |
0 |
T1 |
49677 |
49594 |
0 |
0 |
T2 |
183633 |
183570 |
0 |
0 |
T3 |
346686 |
346401 |
0 |
0 |
T4 |
121437 |
121428 |
0 |
0 |
T5 |
489068 |
486751 |
0 |
0 |
T6 |
17926 |
17781 |
0 |
0 |
T7 |
8347 |
8250 |
0 |
0 |
T8 |
362944 |
362755 |
0 |
0 |
T9 |
95143 |
92910 |
0 |
0 |
T10 |
181145 |
178831 |
0 |
0 |