Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
173726356 |
173561046 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
173726356 |
173561046 |
0 |
0 |
| T1 |
215939 |
215859 |
0 |
0 |
| T2 |
225685 |
225314 |
0 |
0 |
| T3 |
98013 |
96530 |
0 |
0 |
| T4 |
26363 |
26066 |
0 |
0 |
| T5 |
340087 |
339760 |
0 |
0 |
| T6 |
297428 |
297258 |
0 |
0 |
| T7 |
349347 |
349123 |
0 |
0 |
| T8 |
287686 |
287524 |
0 |
0 |
| T9 |
90896 |
90818 |
0 |
0 |
| T10 |
107520 |
107463 |
0 |
0 |