Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
168440324 |
168269849 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168440324 |
168269849 |
0 |
0 |
T1 |
580514 |
577918 |
0 |
0 |
T2 |
27529 |
27166 |
0 |
0 |
T3 |
71428 |
71368 |
0 |
0 |
T4 |
73705 |
73634 |
0 |
0 |
T5 |
8497 |
8441 |
0 |
0 |
T6 |
141693 |
141520 |
0 |
0 |
T7 |
10433 |
10313 |
0 |
0 |
T8 |
16679 |
16511 |
0 |
0 |
T9 |
206831 |
206643 |
0 |
0 |
T10 |
16849 |
16698 |
0 |
0 |