Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
166962437 |
166778372 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
166962437 |
166778372 |
0 |
0 |
| T1 |
173319 |
170960 |
0 |
0 |
| T2 |
386639 |
386423 |
0 |
0 |
| T3 |
761977 |
758346 |
0 |
0 |
| T4 |
268683 |
268545 |
0 |
0 |
| T5 |
348299 |
348057 |
0 |
0 |
| T6 |
176133 |
175878 |
0 |
0 |
| T7 |
281900 |
281888 |
0 |
0 |
| T8 |
8538 |
8486 |
0 |
0 |
| T9 |
8390 |
8331 |
0 |
0 |
| T10 |
8321 |
8261 |
0 |
0 |