Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
234644801 |
234467483 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
234644801 |
234467483 |
0 |
0 |
T1 |
16879 |
16705 |
0 |
0 |
T2 |
20671 |
20603 |
0 |
0 |
T3 |
427497 |
427336 |
0 |
0 |
T4 |
213129 |
213055 |
0 |
0 |
T5 |
16605 |
16490 |
0 |
0 |
T6 |
93995 |
92586 |
0 |
0 |
T7 |
127484 |
127414 |
0 |
0 |
T8 |
164944 |
164851 |
0 |
0 |
T9 |
293638 |
293480 |
0 |
0 |
T10 |
344089 |
343960 |
0 |
0 |