Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
231333667 |
231165813 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231333667 |
231165813 |
0 |
0 |
T1 |
169337 |
169265 |
0 |
0 |
T2 |
11476 |
11270 |
0 |
0 |
T3 |
8292 |
8240 |
0 |
0 |
T4 |
315520 |
315328 |
0 |
0 |
T5 |
361411 |
361140 |
0 |
0 |
T6 |
181642 |
181491 |
0 |
0 |
T7 |
198237 |
198137 |
0 |
0 |
T8 |
11031 |
10899 |
0 |
0 |
T9 |
70317 |
70245 |
0 |
0 |
T10 |
212626 |
212482 |
0 |
0 |