Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
191732718 |
191556721 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
191732718 |
191556721 |
0 |
0 |
T1 |
195602 |
190979 |
0 |
0 |
T2 |
372887 |
372506 |
0 |
0 |
T3 |
193396 |
193385 |
0 |
0 |
T4 |
98771 |
98658 |
0 |
0 |
T5 |
214510 |
214389 |
0 |
0 |
T6 |
210207 |
210130 |
0 |
0 |
T7 |
795344 |
793724 |
0 |
0 |
T8 |
136587 |
132013 |
0 |
0 |
T9 |
128183 |
128106 |
0 |
0 |
T10 |
845820 |
845349 |
0 |
0 |