Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
172335030 |
172158839 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172335030 |
172158839 |
0 |
0 |
T1 |
891475 |
890779 |
0 |
0 |
T2 |
947381 |
946917 |
0 |
0 |
T3 |
257792 |
257588 |
0 |
0 |
T4 |
211284 |
211234 |
0 |
0 |
T5 |
214087 |
213989 |
0 |
0 |
T6 |
186200 |
186188 |
0 |
0 |
T7 |
824892 |
824531 |
0 |
0 |
T8 |
158636 |
158486 |
0 |
0 |
T9 |
208786 |
208721 |
0 |
0 |
T10 |
328737 |
328572 |
0 |
0 |