Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
229730525 |
229559629 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229730525 |
229559629 |
0 |
0 |
T1 |
16660 |
16539 |
0 |
0 |
T2 |
296121 |
295976 |
0 |
0 |
T3 |
423179 |
422867 |
0 |
0 |
T4 |
18524 |
18375 |
0 |
0 |
T5 |
229531 |
226556 |
0 |
0 |
T6 |
127265 |
127208 |
0 |
0 |
T7 |
681709 |
681647 |
0 |
0 |
T8 |
230717 |
230554 |
0 |
0 |
T9 |
380778 |
380486 |
0 |
0 |
T10 |
33006 |
32834 |
0 |
0 |