Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
182295718 |
182116227 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182295718 |
182116227 |
0 |
0 |
T1 |
154757 |
154689 |
0 |
0 |
T2 |
413083 |
412925 |
0 |
0 |
T3 |
16566 |
16458 |
0 |
0 |
T4 |
336895 |
336643 |
0 |
0 |
T5 |
926870 |
924859 |
0 |
0 |
T6 |
143187 |
143132 |
0 |
0 |
T7 |
68161 |
67984 |
0 |
0 |
T8 |
61554 |
61319 |
0 |
0 |
T9 |
115863 |
115794 |
0 |
0 |
T10 |
126446 |
126368 |
0 |
0 |