Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
104523158 |
104344163 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104523158 |
104344163 |
0 |
0 |
T1 |
649770 |
649758 |
0 |
0 |
T2 |
153114 |
152758 |
0 |
0 |
T3 |
12507 |
12409 |
0 |
0 |
T4 |
753124 |
753010 |
0 |
0 |
T5 |
15227 |
15174 |
0 |
0 |
T6 |
8343 |
8275 |
0 |
0 |
T7 |
12510 |
12439 |
0 |
0 |
T8 |
16748 |
16604 |
0 |
0 |
T9 |
24940 |
24809 |
0 |
0 |
T10 |
18335 |
18196 |
0 |
0 |