Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
94403733 |
94237148 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94403733 |
94237148 |
0 |
0 |
T1 |
202143 |
202134 |
0 |
0 |
T2 |
9709 |
9616 |
0 |
0 |
T3 |
39810 |
39502 |
0 |
0 |
T4 |
333998 |
330705 |
0 |
0 |
T5 |
177549 |
177542 |
0 |
0 |
T6 |
265108 |
265093 |
0 |
0 |
T7 |
13291 |
13200 |
0 |
0 |
T8 |
207567 |
204868 |
0 |
0 |
T9 |
25012 |
24864 |
0 |
0 |
T10 |
25808 |
25626 |
0 |
0 |