Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
152336976 |
152152589 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152336976 |
152152589 |
0 |
0 |
T1 |
12700 |
12635 |
0 |
0 |
T2 |
18356 |
18190 |
0 |
0 |
T3 |
17779 |
17646 |
0 |
0 |
T4 |
98739 |
98606 |
0 |
0 |
T5 |
12420 |
12350 |
0 |
0 |
T6 |
196827 |
194383 |
0 |
0 |
T7 |
305796 |
302823 |
0 |
0 |
T8 |
13565 |
13506 |
0 |
0 |
T9 |
26058 |
25913 |
0 |
0 |
T10 |
8332 |
8258 |
0 |
0 |