Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
72018284 |
71847031 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
72018284 |
71847031 |
0 |
0 |
| T1 |
412495 |
408686 |
0 |
0 |
| T2 |
12630 |
12556 |
0 |
0 |
| T3 |
16864 |
16709 |
0 |
0 |
| T4 |
28458 |
28202 |
0 |
0 |
| T5 |
317345 |
314604 |
0 |
0 |
| T6 |
55066 |
54711 |
0 |
0 |
| T7 |
12699 |
12628 |
0 |
0 |
| T8 |
16705 |
16530 |
0 |
0 |
| T9 |
190117 |
188082 |
0 |
0 |
| T10 |
208920 |
208903 |
0 |
0 |