Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
80144532 |
79985652 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
80144532 |
79985652 |
0 |
0 |
| T1 |
8388 |
8302 |
0 |
0 |
| T2 |
25110 |
24990 |
0 |
0 |
| T3 |
176168 |
176158 |
0 |
0 |
| T4 |
8431 |
8331 |
0 |
0 |
| T5 |
13234 |
13165 |
0 |
0 |
| T6 |
25186 |
25004 |
0 |
0 |
| T7 |
9473 |
9393 |
0 |
0 |
| T8 |
16639 |
16486 |
0 |
0 |
| T9 |
148713 |
148703 |
0 |
0 |
| T10 |
232708 |
231047 |
0 |
0 |