Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
70254225 |
70089248 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70254225 |
70089248 |
0 |
0 |
T1 |
12524 |
12446 |
0 |
0 |
T2 |
9671 |
9612 |
0 |
0 |
T3 |
8536 |
8486 |
0 |
0 |
T4 |
30755 |
30556 |
0 |
0 |
T5 |
24952 |
24785 |
0 |
0 |
T6 |
49401 |
49324 |
0 |
0 |
T7 |
27938 |
27685 |
0 |
0 |
T8 |
20571 |
20378 |
0 |
0 |
T9 |
8998 |
8901 |
0 |
0 |
T10 |
8419 |
8334 |
0 |
0 |