Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
113441052 |
113272175 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113441052 |
113272175 |
0 |
0 |
T1 |
875191 |
872821 |
0 |
0 |
T2 |
25237 |
25078 |
0 |
0 |
T3 |
8293 |
8223 |
0 |
0 |
T4 |
273035 |
273014 |
0 |
0 |
T5 |
13520 |
13437 |
0 |
0 |
T6 |
10645 |
10403 |
0 |
0 |
T7 |
9389 |
9321 |
0 |
0 |
T8 |
8571 |
8481 |
0 |
0 |
T9 |
12511 |
12426 |
0 |
0 |
T10 |
41854 |
41619 |
0 |
0 |